# Supertex inc.

# Six Pair, N- and P-Channel Enhancement-Mode MOSFET

#### **Features**

- Six N- and P-channel MOSFET pairs
- Integrated gate-to-source resistor
- Integrated gate-to-source Zener diode
- Low threshold
- Low on-resistance
- Low input capacitance
- Fast switching speeds
- Free from secondary breakdown
- Low input and output leakage

# Applications

- High voltage pulsers
- Amplifiers
- Buffers
- Piezoelectric transducer drivers
- General purpose line drivers
- Logic level interfaces

#### **Ordering Information**

#### **General Description**

The Supertex TC7320 consists of a six pairs of high voltage, low threshold, N- and P-channel MOSFETs in a 32-lead LQFP package. All of the MOSFETs have integrated gate-to-source resistors and gate-to-source Zener diode clamps which are desired for high voltage pulser applications. This low threshold, enhancement-mode (normally-off), transistor utilizes an advanced lateral DMOS structure and Supertex's well-proven silicon-gate manufacturing process. This combination produces a device with the power handling capabilities of bipolar transistors and with the high input impedance and positive temperature coefficient inherent in MOS devices. Characteristic of all MOS structures, this device is free from thermal runaway and thermally induced secondary breakdown.

Supertex's lateral DMOS FETs are ideally suited to a wide range of switching and amplifying applications where very low threshold voltage, high breakdown voltage, high input impedance, low input capacitance, and fast switching speeds are desired.

| Device | <b>32-Lead LQFP</b><br>7.00x7.00mm body<br>1.60mm height (max) | BV <sub>pss</sub> | /BV <sub>DGS</sub><br>/) | R <sub>DS(ON)</sub><br>(max)<br>(Ω) |           |  |
|--------|----------------------------------------------------------------|-------------------|--------------------------|-------------------------------------|-----------|--|
|        | 0.80mm pitch                                                   | N-Channel         | P-Channel                | N-Channel                           | P-Channel |  |
| TC7320 | TC7320FG-G                                                     | 200               | -200                     | 20                                  | 20        |  |

-G indicates package is RoHS compliant ('Green')



#### Pin Configuration



АНАНАНА

# Absolute Maximum Ratings

| Parameter                         | Value             |
|-----------------------------------|-------------------|
| Drain-to-source voltage           | BV <sub>DSS</sub> |
| Drain-to-gate voltage             | BV <sub>DGS</sub> |
| Operating and storage temperature | -55°C to +150°C   |
| Soldering temperature*            | +300°C            |
| Power dissipation                 | 1.5W              |

Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied. Continuous operation of the device at the absolute rating level may affect device reliability. All voltages are referenced to device ground.

\* Distance of 1.6mm from case for 10 seconds.

Package may or may not include the following marks: Si or () 32-Lead LQFP (FG)

# TC7320

| Sym                 | Parameter                                                  | Min | Тур  | Мах  | Units | Conditions                                                         |  |
|---------------------|------------------------------------------------------------|-----|------|------|-------|--------------------------------------------------------------------|--|
| BV <sub>DSS</sub>   | Drain-to-source breakdown voltage                          | 200 | -    | -    | V     | $V_{_{\rm GS}}$ = 0V, I <sub>D</sub> = 1.0mA                       |  |
| V <sub>GS(th)</sub> | Gate threshold voltage                                     | -   | 0.4  | -    | V     | $V_{GS} = V_{DS}, I_{D} = 1.0 \text{mA}$                           |  |
| $\Delta V_{GS(th)}$ | Change in $V_{\mbox{\scriptsize GS(th)}}$ with temperature | -   | -    | -4.5 | mV/ºC | $V_{GS} = V_{DS}, I_{D} = 1.0 \text{mA}$                           |  |
| R <sub>gs</sub>     | Gate-to-source shunt resistor                              | 0.8 | -    | 2.0  | KΩ    | Ι <sub>GS</sub> = 100μΑ                                            |  |
| $\Delta R_{GS}$     | Change in $R_{_{GS}}$ with temperature                     | -   | -7.5 | -    | %/°C  | Ι <sub>GS</sub> = 100μΑ                                            |  |
| VZ <sub>GS</sub>    | Gate-to-source Zener voltage                               | 10  | -    | 18   | V     | I <sub>GS</sub> = 2.0mA                                            |  |
| ΔVZ <sub>GS</sub>   | Change in $VZ_{GS}$ with temperature                       | -   | -0.5 | -    | mV/ºC | I <sub>GS</sub> = 2.0mA                                            |  |
|                     |                                                            | -   | -    | 10.0 | μA    | $V_{DS}$ = Max rating, $V_{GS}$ = 0V                               |  |
| I <sub>DSS</sub>    | Zero gate voltage drain current                            | -   | -    | 1.0  | mA    | $V_{DS} = 0.8$ Max Rating,<br>$V_{GS} = 0V$ , $T_A = 125^{\circ}C$ |  |
| I <sub>D(ON)</sub>  | On-state drain current                                     | 1.0 | -    | -    | А     | V <sub>GS</sub> = 10V, V <sub>DS</sub> = 25V                       |  |
| R <sub>DS(ON)</sub> | Static drain-to-source on-state resistance                 | -   | -    | 20   | Ω     | V <sub>GS</sub> = 10V, I <sub>D</sub> = 150mA                      |  |
| $\Delta R_{DS(ON)}$ | Change in $R_{DS(ON)}$ with temperature                    | -   | 0.6  | 1.0  | %/°C  | V <sub>GS</sub> = 10V, I <sub>D</sub> =150mA                       |  |
| G <sub>FS</sub>     | Forward transconductance                                   | -   | 150  | -    | mmho  | V <sub>DS</sub> = 25V, I <sub>D</sub> = 200mA                      |  |
| C <sub>ISS</sub>    | Input capacitance                                          | -   | -    | 150  |       | $V_{\rm ex} = 0 V$                                                 |  |
| C <sub>oss</sub>    | Common source output capacitance                           | -   | -    | 75   | pF    | $V_{\rm DS}^{\rm GS} = 25V,$                                       |  |
| C <sub>RSS</sub>    | Reverse transfer capacitance                               | -   | -    | 25   |       | f = 1.0MHz                                                         |  |
| t <sub>d(ON)</sub>  | Turn-on delay time                                         | -   | -    | 12   |       | V <sub>DD</sub> =25V,                                              |  |
| t,                  | Rise time                                                  | -   | -    | 15   |       |                                                                    |  |
| t <sub>d(OFF)</sub> | Turn-off delay time                                        | -   | -    | 25   | ns    | $R_{\rm gen} = 25\Omega$                                           |  |
| t <sub>f</sub>      | Fall time                                                  | -   | -    | 40   |       |                                                                    |  |
| V <sub>SD</sub>     | Diode forward voltage drop                                 | -   | -    | 1.8  | V     | V <sub>GS</sub> = 0V, I <sub>SD</sub> = 500mA                      |  |
| t <sub>rr</sub>     | Reverse recovery time                                      | -   | 300  | -    | ns    | V <sub>GS</sub> = 0V, I <sub>SD</sub> = 500mA                      |  |
| Nataa               |                                                            |     |      |      |       |                                                                    |  |

# N-Channel Electrical Characteristics (T<sub>A</sub> = 25°C unless otherwise specified)

notes:

All D.C. parameters 100% tested at 25°C unless otherwise stated. (Pulse test: 300µs pulse, 2% duty cycle.) 1.

2. All A.C. parameters sample tested.

### **N-Channel Switching Waveforms and Test Circuit**



| Sym                 | Parameter                                   | Min  | Тур  | Мах  | Units | Conditions                                                           |  |
|---------------------|---------------------------------------------|------|------|------|-------|----------------------------------------------------------------------|--|
| BV <sub>DSS</sub>   | Drain-to-source breakdown voltage           | -200 | -    | -    | V     | $V_{gs} = 0V, I_{p} = -1.0mA$                                        |  |
| V <sub>GS(th)</sub> | Gate threshold voltage                      | -    | -2.3 | -    | V     | $V_{gs} = V_{Ds}, I_{D} = -1.0 mA$                                   |  |
| $\Delta V_{GS(th)}$ | Change in $V_{GS(th)}$ with temperature     | -    | -    | 4.5  | mV/ºC | $V_{GS} = V_{DS}, I_{D} = -1.0 \text{mA}$                            |  |
| R <sub>GS</sub>     | Gate-to-source shunt resistor               | 0.8  | -    | 2.0  | KΩ    | Ι <sub>GS</sub> = -100μΑ                                             |  |
| ΔR <sub>gs</sub>    | Change in R <sub>GS</sub> with temperature  | -    | -7.5 | -    | %/°C  | Ι <sub>GS</sub> = -100μΑ                                             |  |
| VZ <sub>GS</sub>    | Gate-to-source Zener voltage                | 10   | -    | 18   | V     | I <sub>GS</sub> = -2.0mA                                             |  |
| ΔZ <sub>GS</sub>    | Change in VZ <sub>GS</sub> with temperature | -    | -0.5 | -    | mV/ºC | I <sub>GS</sub> = -2.0mA                                             |  |
|                     |                                             | -    | -    | -10  | μA    | $V_{DS}$ = Max rating, $V_{GS}$ = 0V                                 |  |
| I <sub>DSS</sub>    | Zero gate voltage drain current             | -    | -    | -1.0 | mA    | $V_{DS} = 0.8$ Max Rating,<br>$V_{GS} = 0V$ , $T_{A} = 125^{\circ}C$ |  |
| I <sub>D(ON)</sub>  | On-state drain current                      | -1.0 | -    | -    | А     | V <sub>GS</sub> = -10V, V <sub>DS</sub> = -25V                       |  |
| R <sub>DS(ON)</sub> | Static drain-to-source on-state resistance  | -    | -    | 20   | Ω     | V <sub>GS</sub> = -10V, I <sub>D</sub> = -150mA                      |  |
| $\Delta R_{DS(ON)}$ | Change in $R_{DS(ON)}$ with temperature     | -    | 0.6  | 1.0  | %/°C  | V <sub>GS</sub> = -10V, I <sub>D</sub> =-150mA                       |  |
| G <sub>FS</sub>     | Forward transconductance                    | -    | 150  | -    | mmho  | V <sub>DS</sub> = -25V, I <sub>D</sub> = -200mA                      |  |
| C <sub>ISS</sub>    | Input capacitance                           | -    | -    | 200  |       | V = 0V                                                               |  |
| C <sub>oss</sub>    | Common source output capacitance            | -    | -    | 100  | pF    | $V_{\rm DS}^{\rm GS}$ = -25V,                                        |  |
| C <sub>RSS</sub>    | Reverse transfer capacitance                | -    | -    | 35   |       | f = 1.0MHz                                                           |  |
| t <sub>d(ON)</sub>  | Turn-on delay time                          | -    | -    | 15   |       |                                                                      |  |
| t <sub>r</sub>      | Rise time                                   | -    | -    | 20   |       | $V_{DD} = -25V,$                                                     |  |
| t <sub>d(OFF)</sub> | Turn-off delay time                         | -    | -    | 35   | ns    | $I_{\rm D}$ = -500mA,<br>R <sub>GEN</sub> = 25Ω                      |  |
| t <sub>r</sub>      | Fall time                                   | -    | -    | 30   |       |                                                                      |  |
| V <sub>SD</sub>     | Diode forward voltage drop                  | -    | -    | -1.8 | V     | V <sub>GS</sub> = 0V, I <sub>SD</sub> = -500A                        |  |
| t <sub>rr</sub>     | Reverse recovery time                       | -    | 300  | -    | ns    | V <sub>GS</sub> = 0V, I <sub>SD</sub> = -500A                        |  |
| Nataa               |                                             |      |      |      |       |                                                                      |  |

#### P-Channel Electrical Characteristics (T<sub>A</sub> = 25°C unless otherwise specified)

1. All D.C. parameters 100% tested at 25°C unless otherwise stated. (Pulse test: 300µs pulse, 2% duty cycle.)

2. All A.C. parameters sample tested.

# **P-Channel Switching Waveforms and Test Circuit**



#### **Typical I-V Characteristics**

N-Channel



**P-Channel** 



#### **Pin Descriptions**

| Pin # | Function           | Pin # | Function          |
|-------|--------------------|-------|-------------------|
| 1     | GP1                | 17    | DN6               |
| 2     | GN1                | 18    | DN3               |
| 3     | GN2                | 19    | DN5               |
| 4     | GN3                | 20    | N/C               |
| 5     | GN6                | 21    | V <sub>NN</sub> 2 |
| 6     | GN5                | 22    | DN2               |
| 7     | GN4                | 23    | DN4               |
| 8     | GP4                | 24    | DN1               |
| 9     | GP5                | 25    | V <sub>NN</sub> 1 |
| 10    | GP6                | 26    | V <sub>PP</sub> 1 |
| 11    | DP6                | 27    | DP1               |
| 12    | V <sub>PP</sub> 2  | 28    | DP2               |
| 13    | DP5                | 29    | V <sub>PP</sub> 3 |
| 14    | DP4                | 30    | DP3               |
| 15    | V <sub>SUB</sub> * | 31    | GP3               |
| 16    | V <sub>NN</sub> 3  | 32    | GP2               |



**Block Diagram** 

\* The  $V_{_{SUB}}$  pin needs to be connected to the most positive supply

# 32-Lead LQFP Package Outline (FG) 7.00x7.00mm body, 1.60mm height (max), 0.80mm pitch



#### Note:

1. A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator.

| Symbo             | ol  | Α     | A1   | A2   | b    | D     | D1    | E     | E1    | е           | L    | L1          | L2          | θ                |
|-------------------|-----|-------|------|------|------|-------|-------|-------|-------|-------------|------|-------------|-------------|------------------|
| Dimension<br>(mm) | MIN | 1.40* | 0.05 | 1.35 | 0.30 | 8.80* | 6.80* | 8.80* | 6.80* | 0.80<br>BSC | 0.45 | 1.00<br>REE | 0.25<br>BSC | <b>0</b> 0       |
|                   | NOM | -     | -    | 1.40 | 0.37 | 9.00  | 7.00  | 9.00  | 7.00  |             | 0.60 |             |             | 3.5 <sup>0</sup> |
|                   | MAX | 1.60  | 0.15 | 1.45 | 0.45 | 9.20* | 7.20* | 9.20* | 7.20* | 500         | 0.75 |             | 000         | <b>7</b> °       |

JEDEC Registration MS-026, Variation BBA, Issue D, Jan. 2001.

\* This dimension is not specified in the original JEDEC drawing. The value listed is for reference only.

Drawings are not to scale.

Supertex Doc. #: DSPD-32LQFPFG, Version E101708.

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <u>http://www.supertex.com/packaging.html</u>.)

Supertex inc. does not recommend the use of its products in life support applications, and will not knowingly sell them for use in such applications unless it receives an adequate "product liability indemnification insurance agreement." Supertex inc. does not assume responsibility for use of devices described, and limits its liability to the replacement of the devices determined defective due to workmanship. No responsibility is assumed for possible omissions and inaccuracies. Circuitry and specifications are subject to change without notice. For the latest product specifications refer to the Supertex inc. website: http://www.supertex.com.

©2008 Supertex inc. All rights reserved. Unauthorized use or reproduction is prohibited.